buchspektrum Internet-Buchhandlung

Neuerscheinungen 2010

Stand: 2020-01-07
Schnellsuche
ISBN/Stichwort/Autor
Herderstraße 10
10625 Berlin
Tel.: 030 315 714 16
Fax 030 315 714 14
info@buchspektrum.de

Lei Luo

CAPACITIVELY COUPLED CHIP-TO-CHIP INTERCONNECT DESIGN


A low-power high-bandwidth I/O solution for future high performance VLSI chips
2010. 140 S.
Verlag/Jahr: VDM VERLAG DR. MÜLLER 2010
ISBN: 3-639-25336-1 (3639253361)
Neue ISBN: 978-3-639-25336-8 (9783639253368)

Preis und Lieferzeit: Bitte klicken


I/O bandwidth in the Multi-Tb/s range is required for current and future high performance VLSI chips. This trend demands high-speed, high-density and low power I/Os. AC coupled interconnect (ACCI) has been demonstrated as a systematic solution for providing higher pin density and lower power dissipation. ACCI utilizes non-contact capacitor plates as signal I/O which yields a much higher pin density than traditional solder bump I/O. ACCI saves significant power with pulse signaling. A test-chip with a complete capacitively coupled serial link is designed including: multi-phase DLL, serializer, transmitter, pulse receiver, clock and data recovery and deserializer. A 3Gb/s ACCI chip-to-chip communication is demonstrated through two 150fF coupling capacitors and a 15 cm microstrip line. A fully differential pulse receiver design is also demonstrated with 6-bit bus running at an aggregate bandwidth of 36Gb/s. Signal integrity issues associated with the ACCI bus, such as crosstalk and switching noise, are discussed. Simulation results demonstrate that higher data rates over ACCI channels can be achieved with more advanced CMOS technologies.
Lei Luo is a senior circuit designer with Rambus Inc. working on advanced serial link and memory bus design. He received the Ph.D degree from NC State University in electrical engineering in 2005. He is interested in mixed-signal circuit design for low-power and high-speed I/O, signal integrity and signal processing techniques for communications.